## Test Case of Technical Requirement

| WP as Prerequisites | Author of TC of TR |
|---------------------|--------------------|
| TR_v0.47            | Shuo Xu            |

| ITEM              | TR ID                         | TC ID   | TC Description                                                                                                         | Method | Configuration                                                                                                                                                                          | Pass/Fail<br>Criteria                                                                                                                                                                                                                            | Priority | Owner         |
|-------------------|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|
| Operation<br>Mode | TR002, TR003,<br>TR004, TR007 | TC1_000 | From SD to ACT<br>with WAKE tone at<br>25°C                                                                            | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone                                                           | Check S1 after B0 generate WAKE tone: WAKE_TONE_DET shall generate H pulse SEQ shall output ACT H, DRSTB H VDD shall build TONE_CTRL shall generate WAKE tone COMN port shall output WAKE tone Other communication related signals act correctly | 1        | g             |
|                   |                               |         | From SD to ACT<br>with WAKE tone at<br>-40℃<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to WAKE<br>tone  | SIM&RT |                                                                                                                                                                                        | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                                                | 3        | Deng<br>block |
|                   |                               |         | From SD to ACT<br>with WAKE tone at<br>125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to WAKE<br>tone | SIM&RT |                                                                                                                                                                                        | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                                                | 3        | Deng<br>block |
|                   |                               |         | From SD to ACT<br>with WAKE tone<br>from north port at<br>25°C                                                         | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone from<br>north port                                        | Check S1 after B0 generate WAKE tone: WAKE_TONE_DET shall generate H pulse SEQ shall output ACT H, DRSTB H VDD shall build TONE_CTRL shall generate WAKE tone COMN port shall output WAKE tone Other communication related signals act correctly | 1        | CJ.           |
|                   |                               |         | From SLEEP to ACT<br>with STA tone at<br>25°C                                                                          | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate<br>TO_SLEEP CMD<br>B0 generate STA<br>tone | Check S1 after B0 generate STA tone: STA_TONE_DET shall generate H pulse SEQ shall output ACT H CLK_32M shall build TONE_CTRL shall generate STA tone COMN port shall output STA tone Other communication related signals act correctly          | 1        | cj            |
|                   |                               |         | From SLEEP to ACT with STA tone at -40°C Add noise w.r.t 50% magnitude and 10% occurrence to STA tone                  | SIM&RT |                                                                                                                                                                                        | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                                                | 3        | Deng<br>block |

| ITEM | TR ID                         | TC ID   | TC Description                                                                                                         | Method | Configuration                                                                                                                                            | Pass/Fail<br>Criteria                                                                                                                                                                                                      | Priority | Owner         |
|------|-------------------------------|---------|------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|
|      |                               |         | From SLEEP to ACT<br>with STA tone at<br>125℃<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to STA<br>tone | SIM&RT |                                                                                                                                                          | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                          | 3        | Deng<br>block |
|      |                               |         | From SLEEP to ACT<br>with STA tone from<br>north port at 25°C                                                          | SIM&RT |                                                                                                                                                          | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                          | 3        | CJ            |
|      | TR002, TR003,<br>TR005, TR008 | TC1_001 | From ACT to SD<br>with SD tone at<br>25°C                                                                              | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate SD<br>tone   | Check S1 after B0 generate SD tone: SD_TONE_DET shall generate H pulse SEQ shall output SDB L, DRSTB L VDD shall fall CLK shall fall Other communication related signals act correctly                                     | 1        | CJ            |
|      |                               |         | From ACT to SD<br>with SD tone at<br>-40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to SD<br>tone     | SIM&RT |                                                                                                                                                          | Check if<br>TONE_DET,SEQ,<br>PS, CLK output<br>correctly<br>including timing                                                                                                                                               | 3        | Deng<br>block |
|      |                               |         | From ACT to SD<br>with SD tone at<br>125℃<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to SD<br>tone      | SIM&RT |                                                                                                                                                          | Check if<br>TONE_DET,SEQ,<br>PS, CLK output<br>correctly<br>including timing                                                                                                                                               | 3        | Deng<br>block |
|      |                               |         | From ACT to SD<br>with TO_SD CMD at<br>25°C                                                                            | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate<br>TO_SD CMD | Check S1 after B0 generate TO_SD CMD: Digital Core shall generate TO_SD CMD to COMN COMN port shall output TO_SD CMD Digital Core shall generate D2A_TO_SD H SEQ shall output SDB L, DRSTB L VDD shall fall CLK shall fall | 1        | CL            |
|      |                               |         | From ACT to SD<br>with SD tone from<br>north port at 25°C                                                              | SIM&RT |                                                                                                                                                          | Check if TONE_DET,SEQ, PS, CLK output correctly including timing                                                                                                                                                           | 3        | CJ            |
|      |                               |         | From SLEEP to SD<br>with SD tone at<br>25°C                                                                            | SIM&RT |                                                                                                                                                          | Check if<br>TONE_DET,SEQ,<br>PS, CLK output<br>correctly<br>including timing                                                                                                                                               | 2        | CJ            |
|      |                               |         | From SLEEP to SD<br>with SD tone at<br>-40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to SD<br>tone   | SIM&RT |                                                                                                                                                          | Check if<br>TONE_DET,SEQ,<br>PS, CLK output<br>correctly<br>including timing                                                                                                                                               | 3        | Deng<br>block |

| ITEM | TR ID                         | TC ID   | TC Description                                                                                                           | Method | Configuration                                                                                                                                                | Pass/Fail<br>Criteria                                                                                                                                                                                                       | Priority | Owner         |
|------|-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------|
|      |                               |         | From SLEEP to SD<br>with SD tone at<br>125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to SD<br>tone     | SIM&RT |                                                                                                                                                              | Check if<br>TONE_DET,SEQ,<br>PS, CLK output<br>correctly<br>including timing                                                                                                                                                | 3        | Deng<br>block |
|      |                               |         | From SLEEP to SD with SD tone from north port at 25°C                                                                    | SIM&RT |                                                                                                                                                              | Check if TONE_DET,SEQ, PS, CLK output correctly including timing                                                                                                                                                            | 3        | CJ            |
|      | TR002, TR003,<br>TR006, TR009 | TC1_002 | From ACT to SLEEP<br>with TO_SLEEP CMD<br>at 25°C                                                                        | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate<br>TO_SLEEP CMD  | Check S1 after B0 generate TO_SLEEP CMD: Digital Core shall generate TO_SLEEP CMD to COMN COMN port shall output TO_SLEEP CMD SEQ shall output SLEEP H CLK_32M shall fall Other communication related signals act correctly | 1        | CL            |
|      | TR010, TR011,<br>TR012        | TC1_003 | From ACT to DRST<br>with WAKE tone at<br>25°C                                                                            | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate 2nd<br>WAKE tone | Check S1 after B0 generate 2nd WAKE tone: WAKE_TONE_DET shall generate H pulse SEQ shall output DRSTB L pulse Digital Core shall be hard-reset Other communication related signals act correctly                            | 1        | CL            |
|      |                               |         | From ACT to DRST<br>with WAKE tone at<br>-40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to WAKE<br>tone | SIM&RT |                                                                                                                                                              | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                           | 3        | CL            |
|      |                               |         | From ACT to DRST<br>with WAKE tone at<br>125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to WAKE<br>tone | SIM&RT |                                                                                                                                                              | Check if TONE_DET,SEQ, PS, CLK, TONE_CTRL, COMM output correctly including timing                                                                                                                                           | 3        | CL            |
|      |                               |         | From ACT to DRST<br>with SRST CMD at<br>25°C                                                                             | SIM&RT | B0 is chained to<br>S1 with C<br>Both B0 and S1<br>are initially in SD<br>mode<br>BAT=60V for S1<br>B0 generate<br>WAKE tone<br>B0 generate SRST<br>CMD      | Check S1 after B0 generate SRST CMD: Digital Core shall be self-soft-reset Other communication related signals act correctly                                                                                                | 1        | Qing          |

| ITEM          | TR ID                                   | TC ID   | TC Description                                                                                                                                                                                                 | Method | Configuration                                                                                                                                                                      | Pass/Fail<br>Criteria                                                                                                                                                                                                                                           | Priority | Owner |
|---------------|-----------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|
| Communication | TR037, TR038,<br>TR040, TR041           | TC2_002 | Addressing of S1, S2<br>and S3 from north<br>port at 25°C                                                                                                                                                      | SIM&RT | B0 is chained to S1, S2, S3 with C All B0, S1, S2, S3 are initially in SD mode BAT=60V for S1, S2, S3 B0 generate WAKE tone from north port B0 generate ADDR CMD with 0x01 as ADDR | Check after B0 generate ADDR CMD: TOP_DEV, DIR_SEL, DEV_ADD, ADD_W_EN, DEV_NUM of S1, S2, S3 shall change with ADDR CMD RESPs received by B0 from S1, S2, S3 shall be RESP with 0x01, 0x02, 0x03 respectively Other communication related signals act correctly | 1        | G     |
|               | TR030, TR033,<br>TR034, TR035,<br>TR036 | TC2_000 | Single Read<br>DEV_ADD of S1<br>among B0, S1 and<br>S2 at 25°C                                                                                                                                                 | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 2        | Qing  |
|               |                                         |         | Stack Read<br>18*VCELL of B0, S1<br>and S2 at -40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD                                                                                           | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 1        | CJ    |
|               |                                         |         | Single Write CB_GO<br>of S2 among B0, S1<br>and S2 at 125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD                                                                                   | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 2        | Qing  |
|               | TR031, TR032                            | TC2_001 | Stack Write ADC_GO<br>of B0, S1 and S2<br>with typical 2.2nF<br>capacitors at 25°C                                                                                                                             | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 1        | CJ    |
|               |                                         |         | Stack Write ADC_GO<br>of B0, S1 and S2<br>with typical 2.2nF<br>capacitors at -40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD                                                           | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 3        | CJ    |
|               |                                         |         | Stack Write ADC_GO<br>of B0, S1 and S2<br>with typical 2.2nF<br>capacitors at 125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD                                                           | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 3        | CJ    |
|               |                                         |         | Stack Write ADC_GO<br>of B0, S1 and S2<br>with min 150uH<br>max 1.4mH and<br>isolated by 2m<br>communication<br>cable transformer<br>at 25°C                                                                   | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 1        | CJ    |
|               |                                         |         | Stack Write ADC_GO<br>of B0, S1 and S2<br>with min 150uH<br>max 1.4mH<br>transformer and<br>isolated by 2m<br>communication<br>cable at -40°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD | SIM&RT |                                                                                                                                                                                    | Check if COMM output correctly                                                                                                                                                                                                                                  | 3        | CJ    |

| ITEM                 | TR ID                                                                                                                                                | TC ID   | TC Description                                                                                                                                                                                                 | Method | Configuration                                                                                                                                                                                                                                                                                                                                                               | Pass/Fail<br>Criteria                                                                                                                                                                                                                                                                            | Priority | Owner          |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|
|                      |                                                                                                                                                      |         | Stack Write ADC_GO<br>of B0, S1 and S2<br>with min 150uH<br>max 1.4mH<br>transformer and<br>isolated by 2m<br>communication<br>cable at 125°C<br>Add noise w.r.t 50%<br>magnitude and 10%<br>occurrence to CMD | SIM&RT |                                                                                                                                                                                                                                                                                                                                                                             | Check if COMM<br>output correctly                                                                                                                                                                                                                                                                | 3        | CJ             |
|                      | TR039                                                                                                                                                | TC2_003 | Single Write<br>MON_WAKE_GO of<br>S2 among B0, S1<br>and S2 at 25°C<br>Add 100K-400M BCI<br>noise to CMD                                                                                                       | SIM&RT |                                                                                                                                                                                                                                                                                                                                                                             | Check if COMM output correctly                                                                                                                                                                                                                                                                   | 1        | CJ             |
| Reversely Wake<br>Up | TR055,<br>TR056,<br>TR057,<br>TR058,<br>TR059,<br>TR060,<br>TR062,<br>TR063,<br>TR064, TR065                                                         | TC3_000 | GPIO OT in sleep<br>mode at 25°C                                                                                                                                                                               | SIM&RT | B0 is chained to S1, S2 with C All B0, S1, S2 are initially in SD mode BAT=60V for B0, S1, S2 B0 generate WAKE tone from north port B0 generate ADDR CMD with 0x01 as ADDR B0 generate FLT_MSK CMD to mask other faults B0 generate MON_WAEK_GO CMD B0 generate TO_SLEEP CMD Force GPIO OT at S1                                                                            | Check S1 after force GPIO OT at S1: MON_ADC_GO shall be high periodically GPIO_OTUT shall be high FLT_WAKE shall be high FLT_TONE is generated at COMN of S1 Check S2 after force GPIO OT at S1: FLT_TONE_DET shall be high FLT_WAKE shall be high FLT_TONE is generated at COMN of S2           | 1        | Lei Nie        |
|                      |                                                                                                                                                      |         |                                                                                                                                                                                                                |        |                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                  |          |                |
| Bridge Interface     | TR085, TR086,<br>TR087, TR088,<br>TR089, TR090,<br>TR091, TR092,<br>TR093, TR094,<br>TR095, TR096,<br>TR097, TR099,<br>TR100, TR101,<br>TR102, TR103 | TC4_000 | Other CELL UV<br>when as bridge in<br>sleep mode at 25°C                                                                                                                                                       | SIM&RT | Host connect to B0 with SPI B0 is chained to S1, S2 with C in ring architecture All B0, S1, S2 are initially in SD mode BAT=60V for B0, S1, S2 Host generate WAKE ping Host generate WAKE_TONE_GEN CMD Host generate ADDR CMD with 0x01 as ADDR Host generate FLT_MSK CMD to mask other faults Host generate MON_WAEK_GO CMD Host generate TO_SLEEP CMD Force CELL UV at S1 | Check S1 after force CELL UV at S1:  MON_ADC_GO shall be high periodically CELL_OVUV shall be high FLT_WAKE shall be high FLT_TONE is generated at COMN of S1 Check B0 after force CELL UV at S1: FLT_TONE_DET shall be high FLT_WAKE shall be high FLT_WAKE shall be high FLT is asserted of B0 | 1        | Wells<br>Cheng |

| ITEM         | TR ID                                                                                             | TC ID   | TC Description                   | Method | Configuration                                                                                                                                                                                                                                                                                  | Pass/Fail<br>Criteria                                                                                                                                                                                        | Priority | Owner          |
|--------------|---------------------------------------------------------------------------------------------------|---------|----------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|
|              |                                                                                                   | TC4_001 | Bridge in active<br>mode at 25°C | SIM&RT | Host connect to B0 with SPI B0 is chained to S1, S2 with C in ring architecture All B0, S1, S2 are initially in SD mode BAT=60V for B0, S1, S2 Host generate WAKE ping Host generate WAKE_TONE_GEN CMD Host generate ADDR CMD with 0x01 as ADDR Host generate STACK READ CMD with 0x00 as ADDR | Check B0 after<br>host generate<br>STACK READ<br>CMD with 0x00<br>as ADDR:<br>3 RESPs shall be<br>read by host                                                                                               | 1        | Wells<br>Cheng |
| Measurement  | TR018, TR019,<br>TR020, TR021,<br>TR022, TR023,<br>TR024, TR025,<br>TR026, TR027,<br>TR028, TR029 | TC5_000 | Measurement<br>accuracy at 25°C  | SIM&RT | B0 is chained to<br>S1 with C<br>All B0, S1 are<br>initially in SD<br>mode<br>BAT=60V for B0,<br>S1<br>B0 generate<br>WAKE tone<br>Host generate<br>ADC_CONTI_GO<br>CMD                                                                                                                        | Check S1 after host generate ADC_CONTI_GO CMD: Cell measurement accuracy shall be 1mV for -2V, 3.3V, 5V GPIO measurement accuracy shall be 0.2%                                                              | 1        | Lei Nie        |
|              |                                                                                                   | TC5_001 | Measurement<br>accuracy at -40°C | SIM&RT | B0 is chained to<br>S1 with C<br>All B0, S1 are<br>initially in SD<br>mode<br>BAT=60V for B0,<br>S1<br>B0 generate<br>WAKE tone<br>Host generate<br>ADC_SGLE_GO<br>CMD                                                                                                                         | Check S1 after host generate ADC_SGLE_GO CMD: Cell measurement accuracy shall be 5mV for -2V, 3.3V, 5V GPIO measurement accuracy shall be 0.48%                                                              | 1        | Lei Nie        |
|              |                                                                                                   | TC5_002 | Measurement<br>accuracy at 125℃  | SIM&RT | B0 is chained to<br>S1 with C<br>All B0, S1 are<br>initially in SD<br>mode<br>BAT=60V for B0,<br>S1<br>B0 generate<br>WAKE tone<br>Host generate<br>ADC_CONTI_GO<br>CMD<br>Host generate<br>FREEZE CMD                                                                                         | Check S1 after host generate FREEZE CMD: Cell measurement accuracy shall be 5mV for -2V, 3.3V, 5V GPIO measurement accuracy shall be 0.48% RR_COUNTER and ADC measurement result after DLPF shall be freezed | 1        | Lei Nie        |
| Cell Balance |                                                                                                   |         |                                  |        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              |          |                |
|              |                                                                                                   |         |                                  |        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              |          |                |
| Digital IO   |                                                                                                   |         |                                  |        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              |          |                |
|              |                                                                                                   |         |                                  |        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              |          |                |
| I2C Master   |                                                                                                   |         |                                  |        |                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                              |          |                |

| ITEM | TR ID | TC ID | TC Description | Method | Configuration | Pass/Fail<br>Criteria | Priority | Owner |
|------|-------|-------|----------------|--------|---------------|-----------------------|----------|-------|
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |
|      |       |       |                |        |               |                       |          |       |